## Call for FPGAworld Conference September 2013

International Academic/Industrial Papers, Product Presentations, Exhibits, Demonstrations, Panel session and Tutorials Stockholm, Copenhagen and Finland

#### Submissions should be in at least one of these areas

- DESIGN METHODS MODELS AND PRACTICES
  - Project methodology
  - Design methods as Hardware/software co-design
  - Modeling of different abstraction
  - o IP component designs
  - o Interface design: supporting modularity
  - o Integration models and practices
  - Verification and validation
  - Board layout and verification
- TOOLS
  - News
  - o Design, modeling, implementation, verification and validation
  - o Instrumentation, monitoring, testing, debugging, etc.
  - Synthesis, compilers and languages
- HW/SW IP COMPONENTS
  - New IP components for platforms and applications
  - o Real-time operating systems, file systems, internet communications
- PLATFORM ARCHITECTURES
  - Embedded systems
  - Single/multiprocessor architecture
  - Memory architectures
  - Reconfigurable architectures
  - o HW/SW architecture
  - Low power architectures
- APPLICATIONS
  - Case studies from users in industry, academic and students
  - HW/SW component presentation
  - Prototyping
- SURVEYS, TRENDS AND EDUCATION
  - History and surveys
  - Tutorials
  - Student works and projects

www.fpgaworld.com





# **Welcome to** 9<sup>th</sup> FPGAworld CONFERENCE! September 6<sup>th</sup> 2012 Copenhagen, **Technical University of Denmark**

The international FPGAworld Conference addresses all aspects of digital and hardware/software system engineering on FPGA technology. It is a discussion and network forum for researchers and engineers working on industrial and research projects, state-of-the-art investigations, development and applications. For further information, please visit www.fpgaworld.com and www.facebook.com/fpgaworld.

### **EXHIBITORS**









SYNOPSYS\*

### **FPGAworld SPONSORS**









| 08:30               | Registration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09:00               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 09:00               | Conference opening                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 09:15               | Lennart Lindh, FPGAworld<br>Lars Dittmann, DTU (Technical University of Denmark)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 09:15<br>-<br>10:00 | Key Note Session  Heterogeneous computing in FPGAs  Göran Bilski, Xilinx  In an ever changing world with demands for faster development, more complex and high-performance applications, a heterogeneous computing approach is in many cases the best way to handle all these requirements. Performance, real-time response, footprint, cost, power, and development effort are among the most important requirements on designs today. Attempting to solve these with just one way of doing computations will make it hard to meet all requirements. This presentation will focus on how heterogeneous computing can be used in FPGAs to partition an embedded system in order to archive the application goals. |
| 10:00               | Coffee Break                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                     | Session Chair<br>Lars Dittmann, DTU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10:30<br>-<br>12:00 | Session C1  Microsemi SmartFusion SOC  Session A1  The Evolution of FPGA Design Complexity; a Software Perspective  Session B1  Behavioral specification diversification for logic controllers implemented in FPGA devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12:00<br>-<br>13:00 | Lunch Break                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| Session Chair<br>David Bauman, Xelmo                                  |
|-----------------------------------------------------------------------|
| Session A2 Will ARM based FPGA SOC change system design Methodology?  |
|                                                                       |
| Session A3 FPGA SoCs - A Centerpiece For Digital Design               |
|                                                                       |
| Session A4  Model-Based Design for FPGAs - Fact or Fiction?           |
| Ploder Bused Besign for Fr GAS Fract of Flectors                      |
|                                                                       |
| Coffee Break                                                          |
|                                                                       |
| Session Chair                                                         |
| Tryggve Mathiesen, InformASIC                                         |
| Session A5                                                            |
| Secure Remote Update of Embedded Hardware & Software                  |
| Session A6                                                            |
| Zynq-7000 All Programmable SoC                                        |
| Panel Discussion                                                      |
| Session Moderator: Rolf Sylvester-Hvid                                |
| Aktuel Elektronik (Magazine), Denmark                                 |
| Panel:                                                                |
| Göran Bilski, XILINX, Sweden<br>Tryggve Mathiesen, InformASIC, Sweden |
| Mike Dini, Dinigroup, USA                                             |
|                                                                       |

**Location**DTU (SCION)
Building 372
Diplomvej
2800 Lyngby

Date: September 6th 2012

